## Introduction to Embedded System Design

#### **Interrupts in MSP430**

Dhananjay V. Gadre
Associate Professor
ECE Division
Netaji Subhas University of
Technology, New Delhi

Badri Subudhi
Assistant Professor
Electrical Engineering Department
Indian Institute of Technology,
Jammu

#### Why Interrupts?

- Polling external events to fulfill computational requirements.
- Multiple inputs require round robin querying method
- Good for small number of inputs.

## Format-I (Double Operand) Instruction Cycles and Lengths

| Addressing Mode |       |               | Length of   |     | <u> </u>     |
|-----------------|-------|---------------|-------------|-----|--------------|
| Src             | Dst   | No. of Cycles | Instruction |     | Example      |
| Rn              | Rm    | 1             | 1           | MOV | R5, R8       |
|                 | PC    | 2             | 1           | BR  | R9           |
|                 | x(Rm) | 4             | 2           | ADD | R5,4(R6)     |
|                 | EDE   | 4             | 2           | XOR | R8, EDE      |
|                 | &EDE  | 4             | 2           | MOV | R5,&EDE      |
| @Rn             | Rm    | 2             | 1           | AND | @R4,R5       |
|                 | PC    | 2             | 1           | BR  | @R8          |
|                 | x(Rm) | 5             | 2           | XOR | @R5,8(R6)    |
|                 | EDE   | 5             | 2           | MOV | @R5,EDE      |
|                 | &EDE  | 5             | 2           | XOR | @R5, &EDE    |
| @Rn+            | Rm    | 2             | 1           | ADD | @R5+,R6      |
|                 | PC    | 3             | 1           | BR  | @R9+         |
|                 | x(Rm) | 5             | 2           | XOR | @R5,8(R6)    |
|                 | EDE   | 5             | 2           | MOV | @R9+,EDE     |
|                 | &EDE  | 5             | 2           | MOV | @R9+,&EDE    |
| #N              | Rm    | 2             | 2           | MOV | #20,R9       |
|                 | PC    | 3             | 2           | BR  | #2AEh        |
|                 | x(Rm) | 5             | 3           | MOV | #0300h,0(SP) |
|                 | EDE   | 5             | 3           | ADD | #33,EDE      |
| 2               | &EDE  | 5             | 3           | ADD | #33,&EDE     |

# Format-I (Double Operand) Instruction Cycles and Lengths

| Addressing Mode |       |               | Length of   |     | ~             |
|-----------------|-------|---------------|-------------|-----|---------------|
| Src             | Dst   | No. of Cycles | Instruction |     | Example       |
| x(Rn)           | Rm    | 3             | 2           | MOV | 2 (R5), R7    |
|                 | PC    | 3             | 2           | BR  | 2 (R6)        |
|                 | TONI  | 6             | 3           | MOV | 4 (R7), TONI  |
|                 | x(Rm) | 6             | 3           | ADD | 4(R4),6(R9)   |
|                 | &TONI | 6             | 3           | MOV | 2 (R4), &TONI |
| EDE             | Rm    | 3             | 2           | AND | EDE,R6        |
|                 | PC    | 3             | 2           | BR  | EDE           |
|                 | TONI  | 6             | 3           | CMP | EDE, TONI     |
|                 | x(Rm) | 6             | 3           | MOV | EDE, 0 (SP)   |
|                 | &TONI | 6             | 3           | MOV | EDE, &TONI    |
| &EDE            | Rm    | 3             | 2           | MOV | &EDE,R8       |
|                 | PC    | 3             | 2           | BRA | &EDE          |
|                 | TONI  | 6             | 3           | MOV | &EDE, TONI    |
|                 | x(Rm) | 6             | 3           | MOV | &EDE,0(SP)    |
| <u> </u>        | &TONI | 6             | 3           | MOV | &EDE,&TONI    |

# Introduction to Interrupts

An interrupt refers to the transfer of program control from a currently running program to another service program as a result of an external or internal generated request or event.

#### Where are Interrupts Used?

- Urgent tasks that must be executed promptly at higher priority than main code as well as concurrently with the main code.
- Infrequent tasks, such as handling slow input from humans.
   This saves overhead of polling.
  - For example, if you continuously poll (read) an input to wait for a switch to be pressed, your CPU Load is very high. On the other hand, in case the switch is connected to a pin which is configured for an interrupt, your CPU is free to do other tasks or maybe even go to sleep!
- Waking the CPU from sleep. Particularly important for MSP430 which typically spends much of its time in LPM and can be awakened only by interrupt.

#### Interrupt Versus Function/Subroutine

- An interrupt is initiated by an external/internal signal rather than from execution of an instruction (function call).
- An interrupt procedure usually stores all information necessary to define the state of CPU rather than storing only the program counter.
- The address of the interrupt service program is determined by hardware.

#### Interrupts

- The code which handles an interrupt is called an Interrupt Handler or Interrupt Service Routine (ISR).
- Interrupts can be requested by most peripheral modules like Timers, GPIOs and some in the core of the MCU, such as clock generators.
- Each interrupt has a flag, which is raised (set) when condition of interrupt occurs.
- There are three types of interrupts in MSP430:
  - System Reset
  - Non Maskable Interrupts
  - Maskable Interrupts

#### Maskable vs Non-Maskable Interrupts

- Most interrupts are maskable (i.e. they can be suspended).
- They are effective only if general interrupt enable (GIE) is set in Status Register (SR).
- Non-maskable interrupts cannot be suppressed by GIE, but are enabled by individual interrupt enable bits.



#### Non Maskable Interrupts

- A Non-maskable NMI interrupt can be generated by three sources:
  - Oscillator Fault, OFIFG.
  - Access violation to memory.
  - NMI (non maskable interrupt) pin if it has been configured for interrupt rather than reset.

#### **RST/NMI** Pin

- At power-up, the RST/NMI pin is configured as the reset pin.
- The function of the RST/NMI pins is selected in the watchdog control register WDTCTL.
- If the RST/NMI pin is set to the reset function, the CPU is held in the reset state as long as the RST/NMI pin is held low. After the input changes to a high state, the CPU starts program execution at the word address stored in the reset vector, 0FFFEh, and the RSTIFG flag is set.
- If the RST/NMI pin is configured by user software as NMI, a signal edge selected by the WDTNMIES bit generates an NMI interrupt if the NMIIE bit is set. The RST/NMI flag NMIIFG is also set.

#### Vectored Interrupts

- MSP430 uses vectored interrupt.
- In a vectored interrupt, the source that interrupts supplies the branch information to the computer.
- Vector address is stored in the vector table.
- Each interrupt vector has a distinct priority, which is used to select which vector is taken if more than 1 interrupt is active.
- Priority is fixed: cannot be changed by user. A higher address means higher priority.
- Reset vector has highest address 0xFFFE.

| INTERRUPT SOURCE                                                                | INTERRUPT FLAG                                    | SYSTEM<br>INTERRUPT                                | WORD<br>ADDRESS     | PRIORITY        |
|---------------------------------------------------------------------------------|---------------------------------------------------|----------------------------------------------------|---------------------|-----------------|
| Power-Up External Reset Watchdog Timer+ Flash key violation PC out-of-range (1) | PORIFG<br>RSTIFG<br>WDTIFG<br>KEYV <sup>(2)</sup> | Reset                                              | 0FFFEh              | 31, highest     |
| NMI<br>Oscillator fault<br>Flash memory access violation                        | NMIIFG<br>OFIFG<br>ACCVIFG <sup>(2)(3)</sup>      | (non)-maskable<br>(non)-maskable<br>(non)-maskable | 0FFFCh              | 30              |
| Timer1_A3                                                                       | TA1CCR0 CCIFG <sup>(4)</sup>                      | maskable                                           | 0FFFAh              | 29              |
| Timer1_A3                                                                       | TA1CCR2 TA1CCR1 CCIFG,<br>TAIFG <sup>(2)(4)</sup> | maskable                                           | 0FFF8h              | 28              |
| Comparator_A+                                                                   | CAIFG <sup>(4)</sup>                              | maskable                                           | 0FFF6h              | 27              |
| Watchdog Timer+                                                                 | WDTIFG                                            | maskable                                           | 0FFF4h              | 26              |
| Timer0_A3                                                                       | TA0CCR0 CCIFG <sup>(4)</sup>                      | maskable                                           | 0FFF2h              | 25              |
| Timer0_A3                                                                       | TA0CCR2 TA0CCR1 CCIFG, TAIFG                      | maskable                                           | 0FFF0h              | 24              |
| USCI_A0/USCI_B0 receive<br>USCI_B0 I2C status                                   | UCA0RXIFG, UCB0RXIFG <sup>(2)(5)</sup>            | maskable                                           | 0FFEEh              | 23              |
| USCI_A0/USCI_B0 transmit<br>USCI_B0 I2C receive/transmit                        | UCA0TXIFG, UCB0TXIFG (2)(6)                       | maskable                                           | 0FFECh              | 22              |
| ADC10<br>(MSP430G2x53 only)                                                     | ADC10IFG <sup>(4)</sup>                           | maskable                                           | 0FFEAh              | 21              |
| 7 1 1 1                                                                         |                                                   |                                                    | 0FFE8h              | 20              |
| I/O Port P2 (up to eight flags)                                                 | P2IFG.0 to P2IFG.7 <sup>(2)(4)</sup>              | maskable                                           | 0FFE6h              | 19              |
| I/O Port P1 (up to eight flags)                                                 | P1IFG.0 to P1IFG.7 <sup>(2)(4)</sup>              | maskable                                           | 0FFE4h              | 18              |
|                                                                                 |                                                   |                                                    | 0FFE2h              | 17              |
|                                                                                 |                                                   |                                                    | 0FFE0h              | 16              |
| See (7)                                                                         |                                                   |                                                    | 0FFDEh              | 15              |
| See <sup>(8)</sup>                                                              |                                                   |                                                    | 0FFDEh to<br>0FFC0h | 14 to 0, lowest |

#### Interrupt Flag

- The interrupt flag is cleared automatically for vectors that have a single source.
- Flags remain set for servicing by software if the vector has multiple sources.

# Useful points to remember:

- Keep interrupts short. Avoid delay functions.
- While servicing ISR, other urgent ISRs are disabled unless nested interrupts are allowed.
- If lengthy processing is needed, do minimum in ISR and send a message to main function, by setting a flag.

#### Interrupt Acceptance

- 1. Any currently executing instruction is completed.
- 2. The PC, which points to the next instruction, is pushed onto the stack.
- 3. The SR(Status Register) is pushed onto the stack.
- 4. The interrupt with the highest priority is selected if multiple interrupts occurred during the last instruction and are pending for service.
- 5. The interrupt flag resets automatically on single-source flags. Multiple source flags remain set for servicing by software.
- 6. The SR is cleared(for use within the ISR). This terminates any low-power mode. Because the GIE bit is cleared, further interrupts are disabled.
- 7. The content of the interrupt vector is loaded into the PC: the program continues with the interrupt service routine at that address.

## Interrupt Acceptance (State of the RAM)



## Returning from an Interrupt

- 1. The SR with all previous settings pops from the stack. All previous settings of GIE, CPUOFF, etc. are now in effect, regardless of the settings used during the interrupt service routine.
- 2. The PC pops from the stack and begins execution at the point where it was interrupted.



#### Interrupt Registers for GPIO

- All these registers are 8-bit registers.
- PxIE Interrupt enable register
- PxIES Interrupt edge selection register
- PxIFG Interrupt flag register



#### **PXIE**

- PxIE Interrupt enable register
- 8 Bit Register corresponding to 8 pins on each port.
- Setting any bit as '0' in this register disables the interrupt for the corresponding pin.
- All the bits in this register are 0 by default.
- Setting any bit as '1' in the register enables the interrupt for the corresponding pin.

#### **PXIES**

- PxIES Interrupt edge selection register
- 8 bit register corresponding to 8 pins on each port.
- The bits of this register select the interrupt edge transition type on the corresponding pins.
- Setting a bit as '0' in the register enables interrupt flag when transition is from low to high.
- Setting the bit as '1' in the register enables interrupt flag when transition is from high to low.

#### **PXIFG**

- PxIFG Interrupt flag register
- 8 bit register corresponding to 8 pins on each port.
- A bit of the interrupt flag register is set when the selected interrupt edge occurs on the corresponding pin.
- Using software PxIFG bits can be set or reset.
- PxIFG bits must be reset after the interrupt via software. Setting the PxIFG via software can generate software initiated interrupts.

#### Interrupt Code Flow

#### ISR in C

#### For example:

```
#pragma vector = TIMER0_A0_VECTOR
_interrupt void CCR0_ISR(void)
```

Some extensions are needed by compiler to differentiate a standard function and an ISR.

- #pragma associates the function with a particular interrupt vector. This directive is a special-purpose directive that you can use to turn on or off certain features.
- \_\_interrupt keyword in the beginning of the next line that names the function.
- No significance to the name of the function; it is the name of the vector that matters. Name of function is not used in program.
- \_\_enable\_interrupt in main program sets the GIE bit and turns on interrupts.

# ISR names present in CCS for MSP430 (In MSP430.h header file)

```
930 * Interrupt Vectors (offset from 0xFFE0)
932
933 #define VECTOR NAME(name) name## ptr
934 #define EMIT_PRAGMA(x) _Pragma(#x)
935 #define CREATE_VECTOR(name) void (* const VECTOR_NAME(name))(void) = &name
936 #define PLACE VECTOR(vector, section) EMIT PRAGMA(DATA SECTION(vector, section))
937 #define ISR VECTOR(func, offset) CREATE VECTOR(func); \
938
                                PLACE VECTOR(VECTOR NAME(func), offset)
939
940 #ifdef ASM HEADER /* Begin #defines for assembler */
                                ".int00"
941 #define TRAPINT VECTOR
                                                          /* 0xFFE0 TRAPINT */
942 #else
943 #define TRAPINT VECTOR
                                (0 * 1u)
                                                          /* 0xFFE0 TRAPINT */
944 #endif
945 #ifdef ASM HEADER /* Begin #defines for assembler */
                               ".int02"
946 #define PORT1 VECTOR
                                                          /* 0xFFE4 Port 1 */
947 #else
948 #define PORT1 VECTOR
                               (2 * 1u)
                                                          /* 0xFFE4 Port 1 */
949 #endif
950 #ifdef ASM HEADER /* Begin #defines for assembler */
951 #define PORT2 VECTOR
                                ".int03"
                                                          /* 0xFFE6 Port 2 */
952 #else
953 #define PORT2 VECTOR
                               (3 * 1u)
                                                          /* 0xFFE6 Port 2 */
954 #endif
955 #ifdef __ASM_HEADER__ /* Begin #defines for assembler */
                                ".int05"
956 #define ADC10 VECTOR
                                                          /* 0xFFEA ADC10 */
957 #else
958 #define ADC10 VECTOR
                                (5 * 1u)
                                                          /* 0xFFEA ADC10 */
959 #endif
```

```
960 #ifdef ASM HEADER /* Begin #defines for assembler */
                                  ".int06"
961 #define USCIABOTX VECTOR
                                                              /* 0xFFEC USCI A0/B0 Transmit */
962 #else
                                                             /* 0xFFEC USCI A0/B0 Transmit */
963 #define USCIABOTX VECTOR (6 * 1u)
964 #endif
965 #ifdef ASM HEADER /* Begin #defines for assembler */
966 #define USCIABORX VECTOR ".int07"
                                                              /* 0xFFEE USCI A0/B0 Receive */
967 #else
                                                              /* 0xFFEE USCI A0/B0 Receive */
968 #define USCIABORX VECTOR
                                 (7 * 1u)
969 #endif
970 #ifdef ASM HEADER /* Begin #defines for assembler */
971 #define TIMER0 A1 VECTOR
                                 ".int08"
                                                              /* 0xFFF0 Timer0)A CC1, TA0 */
972 #else
973 #define TIMER0 A1 VECTOR (8 * 1u)
                                                              /* 0xFFF0 Timer0)A CC1, TA0 */
974 #endif
975 #ifdef __ASM_HEADER __ /* Begin #defines for assembler */
                                 ".int09"
976 #define TIMER0 A0 VECTOR
                                                              /* 0xFFF2 Timer0 A CC0 */
977 #else
                                 (9 * 1u)
                                                              /* 0xFFF2 Timer0 A CC0 */
978 #define TIMER0 A0 VECTOR
979 #endif
980 #ifdef __ASM_HEADER _ /* Begin #defines for assembler */
                                  ".int10"
                                                              /* 0xFFF4 Watchdog Timer */
981 #define WDT VECTOR
982 #else
983 #define WDT_VECTOR
                                  (10 * 1u)
                                                              /* 0xFFF4 Watchdog Timer */
984 #endif
985 #ifdef ASM HEADER /* Begin #defines for assembler */
986 #define COMPARATORA VECTOR ".int11"
                                                              /* 0xFFF6 Comparator A */
987 #else
988 #define COMPARATORA VECTOR (11 * 1u)
                                                              /* 0xFFF6 Comparator A */
989 #endif
```

```
990 #ifdef ASM HEADER /* Begin #defines for assembler */
                                    ".int12"
 991 #define TIMER1 A1 VECTOR
                                                                 /* 0xFFF8 Timer1 A CC1-4, TA1 */
 992 #else
 993 #define TIMER1 A1 VECTOR
                                  (12 * 1u)
                                                                 /* 0xFFF8 Timer1 A CC1-4, TA1 */
 994 #endif
 995 #ifdef __ASM_HEADER__ /* Begin #defines for assembler */
 996 #define TIMER1 A0 VECTOR
                                    ".int13"
                                                                 /* 0xFFFA Timer1 A CCO */
 997 #else
 998 #define TIMER1 A0 VECTOR
                                  (13 * 1u)
                                                                 /* 0xFFFA Timer1 A CCO */
 999 #endif
1000 #ifdef __ASM_HEADER__ /* Begin #defines for assembler */
                                    ".int14"
1001 #define NMI VECTOR
                                                                 /* 0xFFFC Non-maskable */
1002 #else
1003 #define NMI VECTOR
                                   (14 * 1u)
                                                                 /* 0xFFFC Non-maskable */
1004 #endif
1005 #ifdef __ASM_HEADER__ /* Begin #defines for assembler */
                                    ".reset"
1006 #define RESET VECTOR
                                                                 /* 0xFFFE Reset [Highest Priority] */
1007 #else
1008 #define RESET VECTOR
                                    (15 * 1u)
                                                                 /* 0xFFFE Reset [Highest Priority] */
1009 #endif
1010
```

## What should be done in an ISR

- Save system context (done automatically)
- Re-enable interrupts if required.
- The interrupt code
- If multi-source interrupt, then read associated register to determine source and clear the flag.
- Restore system context (done automatically)
- Return

#### Variables for Interrupts

- Volatile: By declaring a variable as volatile, the compiler gets to know that the value of the variable is susceptible to frequent changes (with no direct action of the program) and hence the compiler does not keep a copy of the variable in a register (like cache). This prevents the program to misinterpret the value of this variable.
- As a thumb rule: variables associated with input ports and interrupts should be declared as volatile.

#### **Check List**

- Enabled interrupts both in their module and generally (GIE bit)?
- Provided ISR for all the enabled interrupts?
- Included code to acknowledge interrupt that share a vector even if only 1 source is active?
- Are the variables declared as volatile?

# Switch Interfacing using Interrupts

## Example Code 1(Bad ISR): HelloInterrupt

```
1#include <msp430.h>
 3 #define SW
                   BIT3
                                           // Switch -> P1.3
                                           // Green LED -> P1.7
 4#define RED
                   BIT7
 5
 6/*@brief entry point for the code*/
 7 void main(void) {
      WDTCTL = WDTPW | WDTHOLD;
                                           // Stop watchdog timer
10
      P1DIR |= RED;
                                           // Set LED pin -> Output
11
      P1DIR &= ~SW;
                                           // Set SW pin -> Input
12
      P1REN |= SW;
                                           // Enable Resistor for SW pin
13
      P10UT |= SW;
                                           // Select Pull Up for SW pin
14
15
      P1IES &= ~SW;
                                           // Select Interrupt on Rising Edge
16
      P1IE |= SW;
                                           // Enable Interrupt on SW pin
17
18
      __bis_SR_register(GIE);
                                           // Enable CPU Interrupt
19
20
      while(1);
21 }
22
23 /*@brief entry point for switch interrupt*/
24 #pragma vector=PORT1 VECTOR
25 __interrupt void Port 1(void)
26 {
27
      if(P1IFG & SW)
                                           // If SW is Pressed
28
29
          P10UT ^= RED;
                                           // Toggle RED LED
          volatile unsigned long i;
30
31
          for(i = 0; i<10000; i++);
                                           //delav
32
          P1IFG &= ~SW;
                                           // Clear SW interrupt flag
33
      }
34
35 }
36
```

#### **External Switch**



## Example Code 2(Better ISR): HelloInterrupt\_Rising

```
1#include <msp430.h>
                                          // Switch -> P1.4
 3 #define SW
                  BIT4
                  BIT7
                                          // Green LED -> P1.7
 4#define RED
 6/*@brief entry point for the code*/
 7 void main(void) {
      WDTCTL = WDTPW | WDTHOLD;
                                          // Stop watchdog timer
 9
      P1DIR = RED;
                                          // Set LED pin -> Output
10
11
      P1DIR &= ~SW;
                                          // Set SW pin -> Input
12
      P1REN = SW;
                                          // Enable Resistor for SW pin
13
      P10UT |= SW;
                                          // Select Pull Up for SW pin
14
15
      P1IES &= ~SW;
                                          // Select Interrupt on Rising Edge
      P1IE |= SW;
16
                                          // Enable Interrupt on SW pin
17
18
      __bis_SR_register(GIE);
                                          // Enable CPU Interrupt
19
20
      while(1);
21 }
22
23/*@brief entry point for switch interrupt*/
24 #pragma vector=PORT1 VECTOR
25 __interrupt void Port_1(void)
26 {
      if(P1IFG & SW)
                                          // If SW is Pressed
28
29
          P10UT ^= RED;
                                          // Toggle RED LED
30
          P1IFG &= ~SW:
                                          // Clear SW interrupt flag
31
      }
32}
```

## Example Code 3: HelloInterrupt\_Falling

```
1#include <msp430.h>
 2
                                          // Switch -> P1.4
 3 #define SW
                  BIT4
                  BIT7
                                          // Green LED -> P1.7
 4#define RED
 6/*@brief entry point for the code*/
 7 void main(void) {
      WDTCTL = WDTPW | WDTHOLD;
                                          // Stop watchdog timer
 9
      P1DIR |= RED;
                                          // Set LED pin -> Output
10
      P1DIR &= ~SW;
                                          // Set SW pin -> Input
11
12
      P1REN |= SW;
                                          // Enable Resistor for SW pin
13
      P10UT |= SW;
                                          // Select Pull Up for SW pin
14
      P1IES |= SW;
15
                                          // Select Interrupt on Falling Edge
      P1IE |= SW;
16
                                          // Enable Interrupt on SW pin
17
18
      __bis_SR_register(GIE);
                                          // Enable CPU Interrupt
19
20
      while(1);
21}
22
23 /*@brief entry point for switch interrupt*/
24 #pragma vector=PORT1 VECTOR
25 __interrupt void Port_1(void)
26 {
27
      if(P1IFG & SW)
                                          // If SW is Pressed
28
29
          P10UT ^= RED;
                                           // Toggle RED LED
30
          P1IFG &= ~SW;
                                           // Clear SW interrupt flag
31
      }
32}
33
```

#### **Exercise**

Modify the existing code to toggle LED1 when SW1 is pressed and to toggle LED2 when SW2 is pressed.

Thank you!